Lookup NU author(s): Agnes Madalinski,
Dr Alex Bystrov,
Dr Victor Khomenko,
Professor Alex Yakovlev
Full text for this publication is not currently held within this repository. Alternative links are provided below where available.
Synthesis of asynchronous circuits from signal transition graphs (STGs) involves resolution of state encoding conflicts by means of refining the STG specification. The refinement process is generally done automatically using heuristics. It often produces suboptimal solutions or sometimes fails to solve the problem. Thus manual intervention by the designer may be required. A framework is presented for an interactive refinement process aimed to help the designer. It is based on the visualisation of conflict cores, i.e. sets of transitions causing encoding conflicts, which are represented at the level of finite and complete prefixes of STG unfoldings.
Author(s): Madalinski A, Bystrov A, Khomenko V, Yakovlev A
Publication type: Article
Publication status: Published
Journal: IET Computers & Digital Techniques
ISSN (print): 1751-8601
ISSN (electronic): 1751-861X
Notes: Special Issue on Best Papers from DATE'2003
Altmetrics provided by Altmetric