Toggle Main Menu Toggle Search

ePrints

A low power flash-FPGA based brain implant micro-system of PID control

Lookup NU author(s): Lijuan Xia, Sam Fattah, Dr Ahmed Abd El-Aal, Professor Andrew Jackson, Dr Graeme Chester, Dr Patrick Degenaar

Downloads

Full text for this publication is not currently held within this repository. Alternative links are provided below where available.


Abstract

© 2017 IEEE. In this paper, we demonstrate that a low power flash FPGA based micro-system can provide a low power programmable interface for closed-loop brain implant inter- faces. The proposed micro-system receives recording local field potential (LFP) signals from an implanted probe, performs closed-loop control using a first order control system, then converts the signal into an optogenetic control stimulus pattern. Stimulus can be implemented through optoelectronic probes. The long term target is for both fundamental neuroscience applications and for clinical use in treating epilepsy. Utilizing our device, closed-loop processing consumes only 14nJ of power per PID cycle compared to 1.52μJ per cycle for a micro-controller implementation. Compared to an application specific digital integrated circuit, flash FPGA's are inherently programmable.


Publication metadata

Author(s): Xia L, Fattah N, Soltan A, Jackson A, Chester G, Degenaar P

Publication type: Conference Proceedings (inc. Abstract)

Publication status: Published

Conference Name: 39th Annual International Conference of the IEEE Engineering in Medicine and Biology Society (EMBC)

Year of Conference: 2017

Pages: 173-176

Online publication date: 14/09/2017

Acceptance date: 02/04/2016

ISSN: 1558-4615

Publisher: IEEE

URL: https://doi.org/10.1109/EMBC.2017.8036790

DOI: 10.1109/EMBC.2017.8036790

Library holdings: Search Newcastle University Library for this item

ISBN: 9781509028092


Actions

    Link to this publication


Share