Toggle Main Menu Toggle Search

Open Access padlockePrints

Quantitative analysis of gate-oxide interface roughening in SiGe/Si virtual substrate-based transistor device structures

Lookup NU author(s): Dr Sarah Olsen, Professor Anthony O'Neill

Downloads

Full text for this publication is not currently held within this repository. Alternative links are provided below where available.


Abstract

Atomic scale roughening of the gate-oxide interface in virtual substrate-based SiGe/Si n-channel metal-oxide-semiconductor field-effect- transistor device structures has been investigated using transmission electron microscopy (TEM). Since the surface of SiGe virtual substrates can be prone to the development of large-scale undulations, the effects of such surface non-planarity on the microstructure of a processed gate-oxide was explored. It was found that the roughness of the interface between the strained Si surface channel and gate-oxide varied significantly (roughness amplitude from 0.2 to 0.6 nm), and correlated with local angular variation of the virtual substrate (VS) surface. These quantitative measurements from electron micrographs were carried out using specially derived computer-based algorithms. © 2004 Elsevier B.V. All rights reserved.


Publication metadata

Author(s): Norris DJ, Cullis AG, Olsen SH, O'Neill AG

Publication type: Article

Publication status: Published

Journal: Thin Solid Films

Year: 2005

Volume: 474

Issue: 1-2

Pages: 154-158

ISSN (print): 0040-6090

ISSN (electronic):

Publisher: Elsevier

URL: http://dx.doi.org/10.1016/j.tsf.2004.08.085

DOI: 10.1016/j.tsf.2004.08.085


Altmetrics

Altmetrics provided by Altmetric


Share